home
***
CD-ROM
|
disk
|
FTP
|
other
***
search
/
Technotools
/
Technotools (Chestnut CD-ROM)(1993).ISO
/
misc_pto
/
amaze3
/
pls168.amz
< prev
next >
Wrap
Text File
|
1988-07-10
|
6KB
|
171 lines
PLS168 device configuration file
Note: @PTE must proceed @PROGRAM TABLE
*
@FEATURE
1 0 0 0
24
6
1
0 0 0
0
@ARRAY
3
8 -1 1 0 20 2 1 (* INPUT I15 - I8 *)
8 -1 1 0 2 10 1 (* INPUT I7 - I0 *)
6 -1 1 3 0 18 1 (* INTERNAL NODES PRESENT STATE (PS0 - PS5) *)
@DEFAULT
21
1 0 0 0 1 2 0 0 0 0 0 0 0 0 0
6 -1 -1 0 7 21 13 0 0 0 0 0 0 0 0 0
1 0 0 0 8 40 1 48 37 0 1 -17 49 1 /OE 0 1 17 49 1 PR 0 0 0 0 7 1 CK
1 0 0 0 9 40 1 48 36 0 1 -17 49 1 /OE 0 1 17 49 1 PR 0 0 0 0 7 1 CK
1 0 0 0 10 40 1 48 35 0 1 -17 49 1 /OE 0 1 17 49 1 PR 0 0 0 0 7 1 CK
1 0 0 0 11 40 1 48 34 0 1 -17 49 1 /OE 0 1 17 49 1 PR 0 0 0 0 7 1 CK
1 0 0 0 12 0 0 0 0 0 0 0 0 0 0
1 0 0 0 13 60 1 48 33 23 0 1 -17 49 1 /OE 0 1 17 49 1 PR 0 0 0 0 7 1 CK
1 0 0 0 14 60 1 48 32 22 0 1 -17 49 1 /OE 0 1 17 49 1 PR 0 0 0 0 7 1 CK
1 0 0 0 15 60 1 48 31 21 0 1 -17 49 1 /OE 0 1 17 49 1 PR 0 0 0 0 7 1 CK
1 0 0 0 16 60 1 48 30 20 0 1 -17 49 1 /OE 0 1 17 49 1 PR 0 0 0 0 7 1 CK
1 0 0 0 17 9 0 0 0 0 0 0 0 0 0
6 1 -1 0 18 21 7 0 0 0 0 0 0 0 0 0
1 0 0 0 24 1 0 0 0 0 0 0 0 0 0
1 0 0 0 201 80 1 48 29 19 0 0 0 1 17 49 1 PR 0 0 0 0 7 1 CK
1 0 0 0 202 80 1 48 28 18 0 0 0 1 17 49 1 PR 0 0 0 0 7 1 CK
1 0 0 0 203 80 1 48 27 17 0 0 0 1 17 49 1 PR 0 0 0 0 7 1 CK
1 0 0 0 204 80 1 48 26 16 0 0 0 1 17 49 1 PR 0 0 0 0 7 1 CK
1 0 0 0 205 80 1 48 25 15 0 0 0 1 17 49 1 PR 0 0 0 0 7 1 CK
1 0 0 0 206 80 1 48 24 14 0 0 0 1 17 49 1 PR 0 0 0 0 7 1 CK
1 0 0 0 351 70 1 48 1 1 0 0 0 0 0 0 0 0 0
5
GND VCC C S R
0
@MAP
1 48 37 (* FOLLOWING 1 LINE, 48 TIMES, WIDTH OF LINE IS 37 *)
0000000000000000000000000000000000000
1 1 1 (* FOLLOWING 1 LINE, 1 TIME, WIDTH OF LINE IS 1 *)
H
0 0 0
*
@PIN_ID
CK I5 I4 I3 I2 I1 I0 F0 F1 F2 F3 GND
P0 P1 P2 P3 PR//OE I11 I10 I9 I8 I7 I6 VCC
*
@PTE
58 37 10 48 0 0 0 0 0 0 0 0 0 1 37 0
@PROGRAM TABLE
59 78 1
1 11
Cust/Project -
Date -
Rev/I. D. -
PLS168 .
___ _____________________________
T ! ! OPTION P/E !C!
E !--------------------------------------------------------------------------
R ! ! INPUT VARIABLE ! PRESENT STATE ! NEXT STATE !OUTPUT !
M !C!1 1 --------------------------------------------------------------------
___!_!1_0_9_8_7_6_5_4_3_2_1_0!9_8_7_6_5_4_3_2_1_0!9_8_7_6_5_4_3_2_1_0!3_2_1_0!
48 1
!B!A A A A,A A A A,A A A A!A A,A A A A,A A A A!A A,A A A A,A A A A!A A A A!
0 0
22 2 37
0 0 0
0 0 0
0 0 0
1 7 77 0 0 0 (* use slot for EB to indicate P/E *)
0 0 0
18 19 20 21 22 23 2 3 4 5 6 7 33 32 31 30 29 28 16 15 14 13 33 32 31 30 29 28
16 15 14 13 11 10 9 8 0
@INDEX TABLE
14 8 37 0 9 36 0 10 35 0 11 34 0 13 33 0 14 32 0 15 31 0 16 30 0
28 29 0 29 28 0 30 27 0 31 26 0 32 25 0 33 24 0
6 28 29 30 31 32 33
4 13 14 15 16
0
1 1
6 18 19 20 21 22 23
6 2 3 4 5 6 7
22 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
0 0 0 0 37 24 2 8 19 23 0 0
H
48
@STATE
24 1
14 8 9 10 11 13 14 15 16 28 29 30 31 32 33
4 8 9 10 11
@DPI
0 0 0
R 49 S 5 1 1 1 1 1 M 1 1
23 14 48 00 1 01
23144800
C 1 1I 213P 1423N 110F 1114 0 0 0 0 0 0 T
A 0AA *
P R 58 B 7 S 0
D 13 2 10 57 0H*0L*- D 23 20 10 57 0H*0L*- D 14 19 10 57 0H*0L*-
D 1 1 10 57 0.*0A*- D 24 33 10 57 0H*0L*- D 34 37 10 57 0H*0L*-
D 1 1 58 58 H*****L
3553 24 500 00
*
@SIM
14
18 19 20 21 22 23 02 03 04 05 06 07 17 01
12 0 10 10 8 0 0 1 48 0 37 -1 7
350 0
10 206 205 204 203 202 201 16 15 14 13
-7 10
16 206 15 205 14 204 13 203 11 202 10 201 0 16 0 15 0 14 0 13
7 6
206 16 205 15 204 14 203 13 202 11 201 10
@LOGHEAD68;
"
" C P <==INPUTS==> <=PSTATE=> <=NSTATE=> POUT FOUT TRACE TERMS
" L / 11
" K E 109876543210 9876543210 9876543210 3210 3210
"
@PINLIST
"
"
"
"
"
" PINLIST...
" 01 17 18 19 20 21 22 23 02 03 04 05 06 07
" 00 00 00 00 00 00 00 00 00 00
" 00 00 00 00 00 00 00 00 00 00
" 16 15 14 13 11 10 09 08 ;
@RULER
C
11 P L
109876543210 E K
@DELAYS
2 PLS168 PLS168A
PLS168
10
21 6 0 0 0 0 0 0 0 (* INPUT PINS *)
40 16 12 0 0 1 1 1 0
60 16 12 18 15 15 1 1 (* OUTPUT PINS Inverting *)
80 16 12 18 15 15 1 1 (* OUTPUT PINS non Inverting *)
81 16 12 18 15 15 1 1 (* OUTPUT PINS Inverting *)
22 1 0 0 0 0 0 0 0 (* CLK *)
201 6 0 0 0 0 0 0 0 (* Input Buffer Delay *)
202 8 0 0 0 0 0 0 0 (* AndArray Delay *)
203 0 0 0 0 0 0 0 0 (* OrArrayFun Delay *)
204 30 0 0 0 0 0 0 0 (* Complement Array Fn. *)
PLS168A
10
21 3 0 0 0 0 0 0 0 (* INPUT PINS *)
40 12 12 0 0 1 1 1 0
60 12 12 18 15 15 1 1 (* OUTPUT PINS Inverting *)
80 12 12 18 15 15 1 1 (* OUTPUT PINS non Inverting *)
81 12 12 18 15 15 1 1 (* OUTPUT PINS Inverting *)
22 1 0 0 0 0 0 0 0 (* CLK *)
201 3 0 0 0 0 0 0 0 (* Input Buffer Delay *)
202 5 0 0 0 0 0 0 0 (* AndArray Delay *)
203 0 0 0 0 0 0 0 0 (* OrArrayFun Delay *)
204 30 0 0 0 0 0 0 0 (* Complement Array Fn. *)
@END OF AMZFILE